Title :
Design of self-checking fully differential circuits and boards
Author :
Lubaszewski, Marcelo ; Mir, Salvador ; Kolarik, Vladimir ; Nielsen, Christian ; Courtois, Bernard
Author_Institution :
Dept. of Electr. Eng., Fed. Univ. of Rio Grande do Sul, Porto Alegre, Brazil
fDate :
4/1/2000 12:00:00 AM
Abstract :
A design methodology for on-line testing analog linear fully differential (FD) circuits is presented in this work. The test strategy is based on concurrently monitoring via an analog checker the common mode (Chi) at the inputs of all amplifiers, The totally self-checking (TSC) goal is achieved for linear FD implementations provided that the checker CM threshold is small enough with respect to the specified margins of erroneous behavior in the circuit outputs. The design methodology is illustrated for a switched-capacitor biquadratic filter and the self-checking properties evaluated for a hard/soft-fault model. A large checker threshold of 100 mV of CM is chosen since the filter implementation does not minimize nonidealities (e.g., amplifier offsets or clock feedthrough) which result in significant CM components. The circuit outputs are accepted to deviate within a 10% band. With the implemented checker, the TSC goal is not achieved for some faults in narrow regions of the frequency band. For the worst case, a hard fault which results in a 31% deviation is undetected in only a narrow band of approximately 310 Hz. The circuit can be made TSC with a checker threshold of 40 mV and an accepted output deviation of 15%. This is, however, more demanding on the checker (which currently takes less than 3% of the total area and about 7.6% of the total power) and requires an improved filter implementation to reduce CM components. Our solution consists of relaxing a bit the TSC property of the functional block and applying a periodical off-line test to make the checker strongly code disjoint (SCD). This is easy to implement since an off-line test is also required for the checker. The checker outputs a double-rail error indication which ensures compatibility with digital checkers and makes the design of self-checking mixed signal circuits straightforward. The circuit-level mixed-signal approach is extended to the board level by means of the IEEE Std. 1149.1 digital test bus.
Keywords :
automatic testing; biquadratic filters; boundary scan testing; fault diagnosis; integrated circuit design; mixed analogue-digital integrated circuits; switched capacitor filters; 100 mV; 310 Hz; 40 mV; IEEE Std. 1149.1 digital test bus; analog linear circuits; checker threshold; circuit outputs; common mode; concurrent monitoring; design methodology; double-rail error indication; erroneous behavior; functional block; hard-fault model; linear FD implementations; mixed signal circuits; output deviation; periodical off-line test; self-checking fully differential circuits; soft-fault model; strongly code disjoint; switched-capacitor biquadratic filter; totally self-checking goal; Automatic testing; Circuit faults; Circuit testing; Clocks; Design methodology; Filters; Frequency; Monitoring; Narrowband; Signal design;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on