DocumentCode :
1318266
Title :
System-level power consumption modeling and tradeoff analysis techniques for superscalar processor design
Author :
Conte, Thomas M. ; Menezes, Kishore N. ; Sathaye, Sumedh W. ; Toburen, Mark C.
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
Volume :
8
Issue :
2
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
129
Lastpage :
137
Abstract :
This paper presents systematic techniques to find low-power high-performance superscalar processors tailored to specific user applications. The model of power is novel because it separates power into architectural and technology components. The architectural component is found via trace-driven simulation, which also produces performance estimates. An example technology model is presented that estimates the technology component, along with critical delay time and real estate usage. This model is based on case studies of actual designs. It is used to solve an important problem: decreasing power consumption in a superscalar processor without greatly impacting performance. Results are presented from runs using simulated annealing to reduce power consumption subject to performance reduction bounds. The major contributions of this paper are the separation of architectural and technology components of dynamic power the use of trace-driven simulation for architectural power measurement, and the use of a near-optimal search to tailor a processor design to a benchmark.
Keywords :
circuit simulation; delays; integrated circuit modelling; low-power electronics; microprocessor chips; performance evaluation; simulated annealing; architectural components; critical delay time; low-power electronics; near-optimal search; performance estimates; performance reduction bounds; power consumption; processor design; real estate usage; simulated annealing; superscalar processor design; system-level power consumption modeling; technology components; trace-driven simulation; tradeoff analysis techniques; Cost function; Delay effects; Delay estimation; Energy consumption; Hardware; Packaging; Parallel processing; Power system modeling; Process design; Simulated annealing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.831433
Filename :
831433
Link To Document :
بازگشت