DocumentCode :
1318336
Title :
Path delay fault simulation of sequential circuits
Author :
Chakraborty, Tapan J. ; Agrawal, Vishwani D. ; Bushnell, Michael L.
Author_Institution :
Lucent Technol., AT&T Bell Labs., Princeton, NJ, USA
Volume :
8
Issue :
2
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
223
Lastpage :
228
Abstract :
A differential algorithm for concurrent simulation of path delay faults in sequential circuits is presented. The simulator analyzes all three conditions, namely, initialization, signal transition propagation through the path, and fault effect observation at a primary output for vector pairs and considers the hazard states occurring between vectors. The main contribution is in methods of propagating signals between time frames. An optimistic method assumes that all nondestination flip-flops are not affected by delays. The pessimistic method converts all nondestination flip-flops with nonsteady values to the unknown state before these values are propagated beyond the time frame in which a path is activated. A 13-valued algebra is shown to improve the efficiency of fault simulation.
Keywords :
delays; fault simulation; flip-flops; logic simulation; sequential circuits; differential algorithm; fault effect; hazard state; initialization; many-valued algebra; nondestination flip-flop; path delay fault simulation; sequential circuit; signal transition propagation; vector pair; Algebra; Analytical models; Circuit faults; Circuit simulation; Delay; Flip-flops; Hazards; Optimization methods; Sequential circuits; Signal analysis;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.831443
Filename :
831443
Link To Document :
بازگشت