DocumentCode :
1324024
Title :
Discrete and continuous models for the performance of reconfigurable multistage systems
Author :
Koren, Israel ; Koren, Zahava
Author_Institution :
Massachusetts Univ., Amherst, MA, USA
Volume :
40
Issue :
9
fYear :
1991
fDate :
9/1/1991 12:00:00 AM
Firstpage :
1024
Lastpage :
1033
Abstract :
The authors analyze the performance of multiprocessor systems with a multistage interconnection network in the presence of faulty components. Models for estimating the system performance, as measured by its bandwidth and processing power, are developed for two different modes of operation. In the first mode, the operation of the system is fully synchronized and all processors which require memory access issue their requests simultaneously. In the second, each processor is allowed to issue its request at any time instant. For each of the two modes of operation, two models are presented providing lower and upper estimates for the bandwidth of multistage systems and an upper estimate for their processing power. The operation of 16×16 synchronous and asynchronous reconfigurable systems has been simulated and the bandwidth and processing power have been calculated
Keywords :
multiprocessing systems; multiprocessor interconnection networks; performance evaluation; bandwidth; multistage interconnection network; performance; processing power; reconfigurable multistage systems; system performance; Bandwidth; Circuit faults; Degradation; Multiprocessing systems; Multiprocessor interconnection networks; Performance analysis; Power system modeling; Predictive models; Switches; System performance;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.83658
Filename :
83658
Link To Document :
بازگشت