Title :
A 16-mW 78-dB SNDR 10-MHz BW CT
ADC Using Residue-Cancelling VCO-Based Quantizer
Author :
Reddy, Karthikeyan ; Rao, Sachin ; Inti, Rajesh ; Young, Brian ; Elshazly, Amr ; Talegaonkar, Mrunmay ; Hanumolu, Pavan Kumar
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Abstract :
This paper presents a continuous-time (CT) ΔΣ modulator using a VCO-based internal quantizer. It incorporates a nonlinear VCO as the second stage in a two-stage residue canceling quantizer (RCQ) and mitigates the impact of its nonlinearity by spanning only a small region of the VCO´s V-to-F nonlinear tuning curve. The order of noise shaping is increased by placing the RCQ in a continuous-time ΔΣ loop. Using only a first order loop filter, the proposed ΔΣ modulator achieves second order noise shaping. Fabricated in a 90-nm CMOS process, the prototype modulator occupies an active area of 0.36 mm2 and consumes 16 mW power. It achieves a peak SNDR of 78.3 dB in 10-MHz bandwidth and an SFDR of better than 85 dB when clocked at 600 MHz. The figure of merit of the modulator is 120 fJ/conv-step.
Keywords :
CMOS analogue integrated circuits; UHF filters; UHF oscillators; analogue-digital conversion; delta-sigma modulation; voltage-controlled oscillators; BW CT ΔΣ ADC; CMOS process; SFDR; SNDR; VCO V-to-F nonlinear tuning curve; VCO-based internal quantizer; bandwidth 10 MHz; continuous-time ΔΣ loop; continuous-time ΔΣ modulator; figure of merit; first order loop filter; frequency 600 MHz; noise shaping; nonlinear VCO; power 16 mW; residue-cancelling VCO-based quantizer; size 90 nm; two-stage RCQ; two-stage residue canceling quantizer; Modulation; Noise shaping; Quantization; Tuning; Voltage-controlled oscillators; Continuous time $DeltaSigma$ modulators; VCO-based ADCs; residue canceling quantizers (RCQs);
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2012.2218062