Title :
The Garp architecture and C compiler
Author :
Callahan, Timothy J. ; Hauser, John R. ; Wawrzynek, John
Author_Institution :
California Univ., Berkeley, CA, USA
fDate :
4/1/2000 12:00:00 AM
Abstract :
Various projects and products have been built using off-the-shelf field-programmable gate arrays (FPGAs) as computation accelerators for specific tasks. Such systems typically connect one or more FPGAs to the host computer via an I/O bus. Some have shown remarkable speedups, albeit limited to specific application domains. Many factors limit the general usefulness of such systems. Long reconfiguration times prevent the acceleration of applications that spread their time over many different tasks. Low-bandwidth paths for data transfer limit the usefulness of such systems to tasks that have a high computation-to-memory-bandwidth ratio. In addition, standard FPGA tools require hardware design expertise which is beyond the knowledge of most programmers. To help investigate the viability of connected FPGA systems, the authors designed their own architecture called Garp and experimented with running applications on it. They are also investigating whether Garp´s design enables automatic, fast, effective compilation across a broad range of applications. They present their results in this article
Keywords :
C language; coprocessors; field programmable gate arrays; program compilers; reconfigurable architectures; C compiler; Garp architecture; I/O bus; computation accelerators; computation-to-memory-bandwidth ratio; connected FPGA systems; hardware design; low-bandwidth data transfer paths; off-the-shelf field-programmable gate arrays; on-chip reconfigurable coprocessor; reconfiguration times; speedup; Acceleration; Application software; Bandwidth; Computer architecture; Computer interfaces; Coprocessors; Field programmable gate arrays; Hardware; Programming profession; Silicon;