DocumentCode :
1327891
Title :
Hysteresis effect in pass-transistor-based, partially depleted SOI CMOS circuits
Author :
Puri, Ruchir ; Chuang, Ching-Te
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
35
Issue :
4
fYear :
2000
fDate :
4/1/2000 12:00:00 AM
Firstpage :
625
Lastpage :
631
Abstract :
This paper presents a detailed study on the hysteretic delay variations of pass-transistor-based circuits with floating-body partially depleted silicon-on-insulator CMOS devices. It is shown that the pass-transistor can be conditioned into a initial state with extremely high body voltage (exceeding the power supply voltage V/sub DD/), thus resulting in highly hysteretic delay variations when the body subsequently loses charges through the switching cycles. Basic physical mechanisms underlying the hysteretic circuit behavior and its frequency dependence are examined. Different initial states of the circuit are shown to cause large delay disparity at the beginning of the switching activity, yet they converge as the circuit approaches steady state. Use of a cross coupled dual-rail circuit configuration is shown to be very effective in reducing the hysteretic delay variation and its frequency dependence.
Keywords :
CMOS digital integrated circuits; delays; hysteresis; silicon-on-insulator; cross coupled dual-rail circuit configuration; floating-body PD CMOS devices; frequency dependence; hysteresis effect; hysteretic delay variations; partially depleted SOI CMOS circuits; pass-transistor-based CMOS circuits; physical mechanisms; switching activity; switching cycles; CMOS technology; Circuit topology; Delay; Frequency dependence; Hysteresis; Integrated circuit technology; Power supplies; Silicon on insulator technology; Switching circuits; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.839922
Filename :
839922
Link To Document :
بازگشت