Title :
Modeling Single Event Crosstalk in Nanometer Technologies
Author :
Sayil, Selahattin ; Boorla, Vijay K. ; Yeddula, Sumanth R.
Author_Institution :
Drayer Dept. of Electr. Eng., Lamar Univ., Beaumont, TX, USA
Abstract :
With advances in CMOS technology, circuits become increasingly more sensitive to transient pulses caused by single event (SE) particles. On the other hand, coupling effects among interconnects can cause SE transients to contaminate electronically unrelated circuit paths which may increase the SE susceptibility of CMOS circuits. The coupling effects among interconnects need to be considered in single event hardening, modeling and analysis of CMOS logic gates due to technology scaling effects that increase both SE vulnerability and crosstalk effects. This work, for the first time, proposes an SE crosstalk noise estimation method for use in design automation tools. The proposed method uses an accurate 4-π model for interconnect and correctly models the effect of non-switching aggressors as well as aggressor tree branches noting the resistive shielding effect. The SE crosstalk noise expressions derived show very good results in comparison to HSPICE results. Results show that average error for noise peak is about 6.2% while allowing for very fast analysis in comparison to HSPICE.
Keywords :
CMOS logic circuits; crosstalk; integrated circuit interconnections; integrated circuit modelling; nanoelectromechanical devices; CMOS logic gate; CMOS technology; HSPICE; SE crosstalk noise estimation method; aggressor tree branch; coupling effect interconnection; nanometer technology; nonswitching aggressor; resistive shielding effect; single event crosstalk modeling; single event hardening; transient pulse; Couplings; Crosstalk; Integrated circuit interconnections; Integrated circuit modeling; Noise; Transient analysis; Wires; Single event transients; closed form modeling; coupling noise; single event crosstalk;
Journal_Title :
Nuclear Science, IEEE Transactions on
DOI :
10.1109/TNS.2011.2165295