Title :
Design Techniques for Wideband Single-Bit Continuous-Time
Modulators With FIR Feedback DACs
Author :
Shettigar, Pradeep ; Pavan, Shanthi
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Chennai, Chennai, India
Abstract :
We give design considerations for single-bit continuous-time Delta-Sigma modulators (CTDSMs) with FIR feedback DACs. These modulators have the low jitter sensitivity and high linearity properties characteristic of a multibit modulator, while using a simple one-bit quantizer, thereby combining the advantages of single-bit and multibit operation. We propose a method to compensate the loop for the delay introduced by the FIR-DAC. The efficacy of our architectural and circuit techniques is borne out by measurement results from a modulator that achieves about 71-dB SNDR in a 36-MHz bandwidth while consuming only 15 mW from a 1.2-V supply. Implemented in a 90-nm CMOS process and sampling at 3.6 GS/s, the CTDSM has a figure of merit (FoM) of 72.7 fJ/lvl, while occupying 0.12 mm2.
Keywords :
CMOS integrated circuits; broadband networks; circuit feedback; continuous time systems; delta-sigma modulation; jitter; CMOS process; CTDSM; FIR feedback DAC; bandwidth 36 MHz; figure of merit; low jitter sensitivity; power 15 mW; size 90 nm; voltage 1.2 V; wideband single-bit continuous-time ΔΣ modulators; Clocks; Delays; Finite impulse response filter; Jitter; Linearity; Modulation; Noise measurement; Analog-to-digital conversion; continuous-time; oversampling; quantization; sigma-delta;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2012.2217871