Title :
Flexible test mode approach for 256-Mb DRAM
Author :
Kirihata, Toshiaki ; Wong, Hing ; DeBrosse, John K. ; Watanabe, Yohji ; Hara, Takahiko ; Yoshida, Munehiro ; Wordeman, Matthew R. ; Fujii, Shuso ; Asao, Yoshiaki ; Krsnik, Bo
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fDate :
10/1/1997 12:00:00 AM
Abstract :
This paper describes a flexible test mode approach developed for a 256-Mb dynamic random access memory (DRAM). Test mode flexibility is achieved by breaking down complicated test mode control into more than one primitive test mode. The primitive test modes can be selected together through a WE CAS Before RAS (WCBR) cycle with a series of addresses for mode select. Although each primitive test mode may not complete a meaningful task alone, their combination performs many complex and powerful test modes. In this design, 64 primitive test modes are available. These can be combined to realize more than 19000 useful test modes. A new signal margin test mode is introduced which allows an accurate signal margin test even for small capacitance cells, which are difficult to identify in existing plate-bump method. A flexible multiwordline select test mode effectively performs a toggled wordline disturb test, a long tRAS wordline disturb test, and a transfer gate stress voltage test, without causing any unnatural array disturbance. Finally, test modes, which can directly control the timing of sense amplifiers and column select lines, are discussed
Keywords :
DRAM chips; VLSI; capacitance; integrated circuit testing; timing; 256 Mbit; column select lines; dynamic random access memory; flexible test mode; mode select; multiwordline select test mode; primitive test mode; sense amplifiers; signal margin test mode; small capacitance cells; timing; toggled wordline disturb test; transfer gate stress voltage test; Capacitance; Content addressable storage; DRAM chips; Performance evaluation; Random access memory; Signal processing; Stress; Testing; Timing; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of