DocumentCode :
1330579
Title :
A study of pipeline architectures for high-speed synchronous DRAMs
Author :
Yoo, Hoi-Jun
Author_Institution :
Dept. of Electron. Eng., Kangwon Nat. Univ., South Korea
Volume :
32
Issue :
10
fYear :
1997
fDate :
10/1/1997 12:00:00 AM
Firstpage :
1597
Lastpage :
1603
Abstract :
The performances of SDRAMs with different pipeline architectures are examined analytically on the basis of the time required to refill the on-chip cache of a Pentium CPU. The analysis shows that the cycle time of the conventional pipeline structures cannot be reduced because of its difficulty in distributing the access time evenly to each pipeline stage of the column address access path. On the contrary, the wave pipeline architecture can make the access path evenly divided and can increase the number of pipeline stages to achieve the shortest cache refill time. But the wave congestion at the output terminal of the wave pipeline path caused by access time fluctuation narrows the valid time window. The parallel registered wave pipeline architecture can remove the effect of access time fluctuation so that the cycle time is defined only by the data pulse width. If the data pulse width tw<2 ns, even 500-MHz clock frequency can be obtained
Keywords :
DRAM chips; cache storage; pipeline processing; Pentium CPU; access time fluctuation; high-speed synchronous DRAM; on-chip cache; parallel registered wave pipeline architecture; Central Processing Unit; Clocks; Delay; Fluctuations; Frequency synchronization; Pipelines; Random access memory; SDRAM; Space vector pulse width modulation; Timing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.634671
Filename :
634671
Link To Document :
بازگشت