DocumentCode :
1331165
Title :
High performance damascene metal gate MOSFETs for 0.1 μm regime
Author :
Yagishita, Atsushi ; Saito, Tomohiro ; Nakajima, Kazuaki ; Inumiya, Seiji ; Akasaka, Yasushi ; Ozawa, Yoshio ; Hieda, Katsuhiko ; Tsunashima, Yoshitaka ; Suguro, Kyoichi ; Arikado, Tsunetoshi ; Okumura, Katsuya
Author_Institution :
Microelectron. Eng. Lab., Toshiba Corp., Yokohama, Japan
Volume :
47
Issue :
5
fYear :
2000
fDate :
5/1/2000 12:00:00 AM
Firstpage :
1028
Lastpage :
1034
Abstract :
A novel transistor formation process (damascene gate process) was developed in order to apply metal gates and high dielectric constant gate insulators to MOSFET fabrication and minimize plasma damage to gate insulators. In this process, the gate insulators and gate electrodes are formed after ion implantation and high temperature annealing (~1000°C) for source/drain formation, and the gate electrodes are fabricated by chemical mechanical polishing (CMP) of gate materials deposited in grooves. Metal gates and high dielectric constant gate insulators are applicable to the MOSFET, since the processing temperature after gate formation can be reduced to as low as 450°C. Furthermore, process-damages on gate insulators are minimized because there is no plasma damage caused by source/drain ion implantation and gate reactive ion etching (RIE). By using this process, fully planarized metal (W/TiN or Al/TiN) gate transistors with SiO2 or Ta2O5 as gate insulators were uniformly fabricated on an 8-in wafer. Further, the damascene metal gate transistors exhibited low gate sheet resistivity, no gate depletion and drastic improvement in gate oxide integrity, resulting in high transistor performance
Keywords :
MOSFET; chemical mechanical polishing; insulating thin films; permittivity; semiconductor device metallisation; 0.1 micron; 450 to 1000 degC; 8 in; Al-TiN; MOSFET fabrication; SiO2; Ta2O5; W-TiN; chemical mechanical polishing; damascene metal gate MOSFETs; dielectric constant; fully planarized metal; gate electrodes; gate materials; gate oxide integrity; gate sheet resistivity; plasma damage; processing temperature; source/drain formation; transistor formation process; Dielectrics and electrical insulation; High-K gate dielectrics; MOSFETs; Metal-insulator structures; Plasma applications; Plasma chemistry; Plasma immersion ion implantation; Plasma materials processing; Plasma sources; Plasma temperature;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.841237
Filename :
841237
Link To Document :
بازگشت