DocumentCode :
1333083
Title :
Dynamic Vpass Controlled Program Scheme and Optimized Erase Vth Control for High Program Inhibition in MLC NAND Flash Memories
Author :
Park, Ki-Tae ; Song, Youngsun ; Kang, Myounggon ; Lee, Sungsoo ; Lim, Young-Ho ; Suh, Kang-Deog ; Chung, Chilhee
Author_Institution :
Flash Product & Technol. Div., Samsung Electron. Co., Ltd., Hwasung, South Korea
Volume :
45
Issue :
10
fYear :
2010
Firstpage :
2165
Lastpage :
2172
Abstract :
In this paper, dynamic Vpass ISPP schemes and optimizing Vth of erase memory cells are presented for achieving high program inhibition with lower program disturbance in sub-40 nm MLC NAND flash and beyond. Simple two-step dynamic Vpass control technique is used and over 40% program failure reduction after 30 k P/E cycling is achieved in the proposed scheme, compared to conventional method. A major pattern dependency of program disturbance in MLC NAND flash is also described in this paper. In order to achieve high immunity for the data pattern dependency in program disturbance, optimizing erase Vth and its distribution using ISPP-after-erase with a precise negative Vth sensing scheme are proposed. The proposed schemes are demonstrated using 42 nm MLC NAND flash test chip and about 2 times better Vpass window margin is obtained compared to conventional scheme.
Keywords :
NAND circuits; flash memories; ISPP schemes; MLC NAND flash memories; data pattern dependency; erase memory cells; high program inhibition; program failure reduction; Ash; Couplings; Electric potential; Logic gates; Programming; Semiconductor device measurement; Voltage control; Dynamic ${rm Vpass}$ ISPP; NAND flash; optimum erase ${rm Vth}$ control; pattern dependency; program disturbance;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2062311
Filename :
5584961
Link To Document :
بازگشت