DocumentCode
1333089
Title
A 2.6 mW 6 bit 2.2 GS/s Fully Dynamic Pipeline ADC in 40 nm Digital CMOS
Author
Verbruggen, Bob ; Craninckx, Jan ; Kuijk, Maarten ; Wambacq, Piet ; Van der Plas, G.
Author_Institution
SSET/WL IMEC, Leuven, Belgium
Volume
45
Issue
10
fYear
2010
Firstpage
2080
Lastpage
2090
Abstract
A 2.2 GS/s 4×-interleaved 6b ADC in 40 nm digital CMOS is presented. Each ADC slice consists of a 1b folding stage followed by a pipelined binary-search sub-ADC using dynamic nonlinear amplifiers for low power consumption and high speed. The folding stage samples the input, removes its common-mode component and rectifies the differential voltage. The pipelined binary-search sub-ADC leverages threshold calibration to correct for amplifier and comparator imperfections, which allows the use of inherently nonlinear dynamic amplifiers. The prototype achieves 31.6 dB SNDR at 2.2 GS/s with a 2 GHz ERBW for 2.6 mW power consumption in an area of 0.03 mm2.
Keywords
CMOS analogue integrated circuits; amplifiers; analogue-digital conversion; SNDR; digital CMOS; dynamic nonlinear amplifier; frequency 2 GHz; pipelined binary-search sub-ADC; power 2.6 mW; size 40 nm; Ash; Calibration; Capacitance; Converters; Noise; Pipelines; Timing; Analog-digital conversion; CMOS analog integrated circuits; calibration;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2010.2061611
Filename
5584962
Link To Document