Title :
Noise-Immune Embedded NAND-ROM Using a Dynamic Split Source-Line Scheme for VDDmin and Speed Improvements
Author :
Chang, Meng-Fan ; Yang, Shu-Meng ; Liang, Chih-Wei ; Chiang, Chih-Chyuang ; Chiu, Pi-Feng ; Lin, Ku-Feng
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Embedded NAND-type read-only-memory (NAND-ROM) provides large-capacity, high-reliability, on-chip non-volatile storage. However, NAND-ROM suffers from code-dependent read noises and cannot survive at low supply voltages (VDDs). These code-dependent read noises are primarily due to the charge-sharing effect, bitline leakage current, and crosstalk between bitlines, which become worse at lower VDD. This study proposes a dynamic split source-line (DSSL) scheme for NAND-ROM. The proposed scheme overcomes code-dependent read noises while improving the read access time and suppressing the active-mode gate leakage current, with only a 1% area penalty in the cell array. Experiments on a fabricated 256 Kb macro using a 90 nm industrial logic process demonstrate that the proposed DSSL scheme achieves 100% code-pattern coverage under a small sensing margin. Additionally, the DSSL NAND-ROM works with a wide range of supply voltages (1-0.31 V) with a 38%, 45.8%, and 37% improvement in speed, power, and standby current, respectively, at VDD = 1 V.
Keywords :
NAND circuits; integrated circuit reliability; read-only storage; VDDmin; active-mode gate leakage current; bitline leakage current; charge-sharing effect; crosstalk; dynamic split source-line scheme; industrial logic process; low supply voltages; noise-immune embedded NAND-ROM; on-chip nonvolatile storage; read-only-memory; size 90 nm; speed improvements; voltage 1 V to 0.31 V; Crosstalk; Leakage current; Noise; Read only memory; Sensors; Stacking; Transistors; Crosstalk; NAND-ROM; ROM; low voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2010.2060279