DocumentCode :
1333352
Title :
3.7 mW 24 GHz LNA with 10.1 dB gain and 4.5 dB NF in 0.18 μm CMOS technology
Author :
Lee, Joun-Ho ; Chen, Cheng-Chi ; Lin, Yu-Syuan
Author_Institution :
Dept. of Electr. Eng., Nat. Chi Nan Univ., Puli, Taiwan
Volume :
46
Issue :
19
fYear :
2010
Firstpage :
1310
Lastpage :
1312
Abstract :
A low-power 24 GHz low-noise amplifier (LNA) with flat and low noise figure (NF) using standard 0.18 m CMOS technology is demonstrated. The low-power LNA consists of three cascaded common-source stages biased in the weak inversion region. To achieve sufficient gain, a series peaking inductor (LG3) was added to the input terminal of the third stage to boost the gain (simulation shows a 78.9% improvement (from 5.7 to 10.2%dB) at 24%GHz). Flat and low NF was achieved by adopting a slightly under-damped Q-factor for the second-order NF frequency response. Shunt RC feedback in conjunction with a low-Q RL load were adopted in the third stage to achieve excellent output impedance matching. The 24%GHz LNA achieved S21 of 10.1 dB and NF of 4.5 dB with a power dissipation (PDC) of only 3.7 mW, the lowest PDC ever reported for a 24 GHz-band CMOS LNA with S21 greater than 10 dB.
Keywords :
CMOS integrated circuits; MMIC amplifiers; Q-factor; field effect MMIC; low noise amplifiers; low-power electronics; CMOS technology; MMIC amplifiers; Q-factor; cascaded common-source stages; frequency 24 GHz; gain 10.1 dB; low noise amplifiers; noise figure 4.5 dB; power 3.7 mW; series peaking inductor; shunt RC feedback; size 0.18 mum; weak inversion region;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.1983
Filename :
5585031
Link To Document :
بازگشت