DocumentCode :
133407
Title :
A power-aware design of a Spacer Detector for ternary logic asynchronous digital systems using conventional CMOS process technology
Author :
Bunnam, Thanasin
Author_Institution :
Dept. of Comput. Eng., Rajamangala Univ. of Technol. Thanyaburi, Pathum Thani, Thailand
fYear :
2014
fDate :
5-8 March 2014
Firstpage :
1
Lastpage :
4
Abstract :
Recently, a C-ternary logic asynchronous digital system design was proposed. The advantage of this design was the use of conventional CMOS process technology, which reduced the process cost, instead of the multi-threshold one. However, the design had to use the element called “Spacer Detector”, or “SD”, to detect the half logic. This element design, like an inverter, had the cons that the current is drawn when the half logic is available on the input terminal. This paper proposes a power-aware design of the spacer detector for ternary logic asynchronous digital systems in transistor level. This design still gain the advantage of cost reduction from using conventional CMOS process technology. The SPICE simulation results, based on 0.5μm C5 process, show that this design consumes less power than the previous design for about 25%.
Keywords :
CMOS digital integrated circuits; asynchronous circuits; circuit simulation; integrated circuit design; ternary logic; SPICE simulation; conventional CMOS process technology; power-aware design; size 0.5 mum; spacer detector; ternary logic asynchronous digital systems; transistor level; CMOS process; Detectors; Digital systems; Logic gates; Power supplies; Simulation; Transistors; asynchronous; spacer detector; ternary;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technology, Electronic and Electrical Engineering (JICTEE), 2014 4th Joint International Conference on
Conference_Location :
Chiang Rai
Print_ISBN :
978-1-4799-3854-4
Type :
conf
DOI :
10.1109/JICTEE.2014.6804112
Filename :
6804112
Link To Document :
بازگشت