Title :
Design and analysis of efficient multilevel receiver for current mode interconnect system
Author :
Agrawal, Yash ; Chandel, Rajeevan ; Dhiman, Rohit
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol. Hamirpur, Hamirpur, India
Abstract :
The focus of the present research is to design a receiver circuit for high speed and high throughput data transmission over the interconnect line. This is achieved using current mode signaling in interconnects. In the present paper an efficient receiver for current mode interconnect system is proposed. The analysis shows that the proposed receiver has 26.65% lesser latency at room temperature for an interconnect length of 8 mm and 18.59% at 40°C. It offers higher throughput of 37.5% for an interconnect length of 8mm in comparison to voltage mode interconnect system. The proposed technique shall be useful for systems with operating frequencies in GHz range and low latency requirement.
Keywords :
current-mode circuits; integrated circuit interconnections; receivers; current mode interconnect system; current mode signaling; data transmission; interconnect line; multilevel receiver circuit; size 8 mm; temperature 293 K to 298 K; temperature 40 degC; Decoding; Delays; Integrated circuit interconnections; Integrated circuit modeling; MOS devices; Receivers; Throughput; Current mode signaling; backplane; current mode receiver; delay; integrated circuits; interconnects; throughput; voltage mode signaling;
Conference_Titel :
Electrical, Electronics and Computer Science (SCEECS), 2014 IEEE Students' Conference on
Conference_Location :
Bhopal
Print_ISBN :
978-1-4799-2525-4
DOI :
10.1109/SCEECS.2014.6804483