DocumentCode :
1339241
Title :
A thermal van der Pauw test structure
Author :
Paul, Oliver ; Ruther, Patrick ; Plattner, Luca ; Baltes, Henry
Author_Institution :
Inst. for Microsyst. Technol., Freiburg, Germany
Volume :
13
Issue :
2
fYear :
2000
fDate :
5/1/2000 12:00:00 AM
Firstpage :
159
Lastpage :
166
Abstract :
A micromachined thermal van der Pauw test structure is reported. Similar in principle to the conventional electrical van der Pauw Greek cross test structures, it enables the in-plane thermal sheet conductivities of thin films to be determined. The microstructure was fabricated using a commercial CMOS application-specific integrated circuit process followed by anisotropic silicon etching. It consists of a cross-shaped sandwich of the dielectric CMOS layers isolated from the bulk silicon by four narrow suspension arms. Integrated polysilicon resistors make it possible to generate controlled amounts of heat power and to measure local temperature changes to determine the thermal response of the structure. The measurement principle exploits the analogy between the two-dimensional (2-D) heat flow in thin film samples and the electrical current pattern in thin film conductors. A thermal sheet resistance of 1.87×105 K/W was extracted from the complete sandwich of the dielectric CMOS layers. This resistance is equivalent to an average in-plane thermal conductivity of the dielectric layer sandwich of κ=1.44 W m-1 K-1. Thermal finite element simulations showed that the radiative heat loss from the structure has a negligible effect on the extracted κ value
Keywords :
CMOS integrated circuits; application specific integrated circuits; dielectric thin films; etching; finite element analysis; integrated circuit testing; thermal conductivity; thermal resistance; 2D heat flow; CMOS application-specific integrated circuit process; anisotropic etching; cross-shaped sandwich; dielectric CMOS layers; electrical current pattern; finite element simulations; heat power; in-plane thermal conductivity; in-plane thermal sheet conductivities; local temperature changes; polysilicon resistors; radiative heat loss; suspension arms; thermal response; thermal sheet resistance; thermal van der Pauw test structure; Circuit testing; Dielectric measurements; Dielectric thin films; Electric resistance; Electrical resistance measurement; Silicon; Temperature measurement; Thermal conductivity; Thermal resistance; Thin film circuits;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.843631
Filename :
843631
Link To Document :
بازگشت