Title :
Power Distribution in TSV-Based 3-D Processor-Memory Stacks
Author :
Satheesh, Suhas M. ; Salman, Emre
Author_Institution :
Dept. of Electr. & Comput. Eng., Stony Brook Univ., Stony Brook, NY, USA
Abstract :
Three primary techniques for manufacturing through silicon vias (TSVs), via-first, via-middle, and via-last, have been analyzed and compared to distribute power in a 3-D processor-memory system with nine planes. Due to distinct fabrication techniques, these TSV technologies require significantly different design constraints, as investigated in this paper. A valid design space that satisfies the peak power supply noise while minimizing area overhead is identified for each technology. It is demonstrated that the area overhead of a 3-D power distribution network with via-first TSVs is approximately 9% as compared to less than 2% in via-middle and via-last technologies. Despite this drawback, a via-first based power network is typically overdamped and the issue of resonance is alleviated. A via-last based power network, however, exhibits a relatively low damping factor and the peak noise is highly sensitive to the number of TSVs and decoupling capacitance.
Keywords :
integrated circuit manufacture; microprocessor chips; power aware computing; random-access storage; three-dimensional integrated circuits; 3D power distribution network; 3D processor-memory system; TSV technology; TSV-based 3D processor-memory stack; decoupling capacitance; low damping factor; power distribution; power supply noise; via-first based power network; via-first technology; via-last based power network; via-last technology; via-middle technology; Capacitance; Manufacturing; Nanoelectronics; Power distribution; Power systems; Random access memory; Silicon; Through-silicon vias; Decoupling capacitance; IR drop; Ldi/dt noise; embedded memory; power delivery; power supply noise; processor-memory stacks; three-dimensional (3-D) integrated circuits; through silicon via (TSV); via-first; via-last; via-middle;
Journal_Title :
Emerging and Selected Topics in Circuits and Systems, IEEE Journal on
DOI :
10.1109/JETCAS.2012.2223553