DocumentCode :
1340472
Title :
Reprogrammable FPLA with universal test set
Author :
Rajsuman, R. ; Malaiya, Y.K. ; Jayasumana, A.P.
Author_Institution :
Dept. of Comput. Eng. & Sci., Case Western Reserve Unit., Cleveland, OH, USA
Volume :
137
Issue :
6
fYear :
1990
fDate :
11/1/1990 12:00:00 AM
Firstpage :
437
Lastpage :
441
Abstract :
A field programmable logic array is presented which can be programmed. This FPLA uses one-transistor reprogrammable switches instead of fuses. The FPLA design presented here is also easily testable. In this design, the PLA is partitioned into two parts, which are tested independently. The delay is kept to a minimum for each test vector. Furthermore, parallelism is employed during testing, and thus minimal test time is obtained. It employs a universal test set of minimal length to detect all single crosspoint faults, stuck faults and bridging faults. This universal test set also covers the majority of multiple faults. The test set is simple and avoids test generation complexity. A user can reprogram and test the proposed PLA.
Keywords :
logic arrays; logic testing; FPLA; field programmable logic array; multiple faults; reprogrammable; testable; universal test set;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
Filename :
60352
Link To Document :
بازگشت