DocumentCode :
1340645
Title :
3-D CMOS Circuits Based on Low-Loss Vertical Interconnects on Parylene-N
Author :
Lahiji, Rosa R. ; Sharifi, Hasan ; Katehi, Linda P B ; Mohammadi, Saeed
Author_Institution :
Elec. & Comp. Eng. Dept., Purdue Univ., West Lafayette, IN, USA
Volume :
58
Issue :
1
fYear :
2010
Firstpage :
48
Lastpage :
56
Abstract :
Parylene-N is used as a dielectric layer to create ultra low-loss 3-D vertical interconnects and coplanar waveguide (CPW) transmission lines on a CMOS substrate. Insertion loss of 0.013 dB for a 3-D vertical interconnect through a 15-?? m-thick parylene-N layer and 0.56 dB/mm for a 50-?? CPW line on the parylene-N layer (compared to 1.85 dB/mm on a standard CMOS substrate) are measured at 40 GHz. L-shaped, U-shaped, and T-junction CPW structures are also fabricated with under passes that eliminate the discontinuities arisen from the slot-line mode and are characterized up to 40 GHz. A 3-D low-noise amplifier using these post-processed structures on a 0.13-??m CMOS technology is also presented along with the investigation of parasitic effects for accurate simulation of such a 3-D circuit. The 3-D circuit implementation reduces the attenuation per unit length of the transmission lines, while preserving the CMOS chip area (in this specific design) by approximately 25%. The 3-D amplifier measures a gain of 13 dB at 2 GHz with 3-dB bandwidth of 500 MHz, noise figure of 3.3 dB, and output 1-dB compression point of +4.6 dBm. Room-temperature processing, simple fabrication, low-loss performance, and compatibility with the CMOS process make this technology a suitable choice for future 3-D CMOS and BiCMOS monolithic microwave integrated circuit applications that currently suffer from high substrate loss and crosstalk.
Keywords :
BiCMOS integrated circuits; CMOS integrated circuits; MMIC; circuit simulation; coplanar transmission lines; coplanar waveguides; dielectric materials; integrated circuit interconnections; low noise amplifiers; polymers; 3D CMOS circuits; 3D low-noise amplifier; BiCMOS monolithic microwave integrated circuit applications; CMOS chip area; CMOS substrate; L-shaped CPW structures; T-junction CPW structures; U-shaped CPW structures; bandwidth 500 MHz; coplanar waveguide transmission lines; dielectric layer; frequency 2 GHz to 40 GHz; noise figure 3.3 dB to 13 dB; parasitic effects; parylene-N; size 0.13 mum to 15 mum; slot-line mode; temperature 293 K to 298 K; ultra low-loss 3D vertical interconnects; 3-D integration; Coplanar waveguide (CPW); low-noise amplifier (LNA); parylene-N; vertical interconnect;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2009.2036394
Filename :
5340541
Link To Document :
بازگشت