Title :
Low-power Viterbi decoder for CDMA mobile terminals
Author :
Kang, Inyup ; Willson, Alan N., Jr.
Author_Institution :
QUALCOMM Inc., San Diego, CA, USA
fDate :
3/1/1998 12:00:00 AM
Abstract :
An efficient state-sequential very large scale integration (VLSI) architecture and low-power design methodologies ranging from the system-level to the layout-level are presented for a large-constraint-length Viterbi decoder for code division multiple access (CDMA) digital cellular/personal communication services (PCS) applications. The low-power design approaches are also applicable to many other systems and algorithms. VLSI implementation issues and prototype fabrication results for a state-sequential Viterbi decoder for convolutional codes of rate 1/2 and constraint-length 9 are also described. The chip´s core, consisting of approximately 65 k transistors, occupies 1.9 mm by 3.4 mm in a 0.8-μm triple-layer-metal n-well CMOS technology. The chip´s measured total power dissipation is 0.24 mW at a 14.4 kb/s data-rate with 0.9216 MHz clocking at a supply voltage of 1.65 V. The Viterbi decoder presented here is the lowest power and smallest area core in its class, to the best of our knowledge
Keywords :
CMOS digital integrated circuits; VLSI; Viterbi decoding; cellular radio; code division multiple access; convolutional codes; digital radio; digital signal processing chips; forward error correction; personal communication networks; telecommunication computing; 0.24 mW; 0.8 micron; 0.9216 MHz; 1.65 V; 14.4 kbit/s; CDMA mobile terminals; code division multiple access; convolutional codes; digital PCS application; digital cellular applications; large-constraint-length decoder; low-power Viterbi decoder; low-power design methodologies; personal communication services; state-sequential VLSI architecture; triple-layer-metal n-well CMOS technology; Algorithm design and analysis; CMOS technology; Decoding; Design methodology; Fabrication; Multiaccess communication; Personal communication networks; Prototypes; Very large scale integration; Viterbi algorithm;
Journal_Title :
Solid-State Circuits, IEEE Journal of