DocumentCode :
1341233
Title :
CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits
Author :
Lin, Sheng ; Kim, Yong-Bin ; Lombardi, Fabrizio
Author_Institution :
Dept. of Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
Volume :
10
Issue :
2
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
217
Lastpage :
225
Abstract :
This paper presents a novel design of ternary logic gates using carbon nanotube (CNT) FETs (CNTFETs). Ternary logic is a promising alternative to the conventional binary logic design technique, since it is possible to accomplish simplicity and energy efficiency in modern digital design due to the reduced circuit overhead such as interconnects and chip area. A resistive-load CNTFET-based ternary logic design has been proposed to implement ternary logic based on CNTFET. In this paper, a novel design technique for ternary logic gates based on CNTFETs is proposed and compared with the existing resistive-load CNTFET logic gate designs. Especially, the proposed ternary logic gate design technique combined with the conventional binary logic gate design technique provides an excellent speed and power consumption characteristics in datapath circuit such as full adder and multiplier. Extensive simulation results using SPICE are reported to show that the proposed ternary logic gates consume significantly lower power and delay than the previous resistive-load CNTFET gates implementations. In realistic circuit application, the utilization of the proposed ternary gates combined with binary gates results in over 90% reductions in terms of the power delay product.
Keywords :
SPICE; adders; carbon nanotubes; digital arithmetic; field effect transistors; logic design; logic gates; multiplying circuits; nanoelectronics; CNTFET-based design; SPICE; arithmetic circuits; binary logic design technique; carbon nanotube FET; conventional binary logic gate design technique; datapath circuit; digital design; full adder; interconnects; multiplier; power delay product; realistic circuit application; reduced circuit overhead; resistive-load CNTFET logic gate designs; resistive-load CNTFET-based ternary logic design; ternary logic gate design technique; ternary logic gates; Carbon nanotube (CNT) FET (CNTFET); multiple-valued logic (MVL) design;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2009.2036845
Filename :
5340626
Link To Document :
بازگشت