DocumentCode :
1341367
Title :
A 2-Gb/s Intrapanel Interface for TFT-LCD With a VSYNC-Embedded Subpixel Clock and a Cascaded Deskew and Multiphase DLL
Author :
Chi, Hyung-Joon ; Choi, Young-Ho ; Lee, Soo-Min ; Sim, Jae-Yoon ; Park, Hong-June ; Lim, Jong-Jin ; Kang, Pil-Sung ; Lee, Bu-Yeol ; Hong, Jin-Cheol ; Lee, Hee-Sub
Author_Institution :
Dept. of Electron. & Electr. Eng., Pohang Univ. of Sci. & Technol., Pohang, South Korea
Volume :
58
Issue :
10
fYear :
2011
Firstpage :
687
Lastpage :
691
Abstract :
A 2-Gb/s point-to-point intrapanel interface for thin-film-transistor liquid crystal display (TFT-LCD) is proposed by using only clock and data lines. Extra control lines are eliminated by sending the VSYNC code through the clock line at the start of the VBLANK time period and by sending the control commands through the data line at the end of the VBLANK time period. To reduce electromagnetic interference, the slew rate of the clock driver is reduced, and the frequency of clock signals is set to the subpixel (R/G/B) frequency (1/10 of the data rate). The clock line is cascaded between two adjacent receiver (RX) chips for a point-to-point interface. To generate an internal clock synchronized (deskewed) to the subpixel (R/G/B) boundary of incoming data at each RX, a single all-digital delay-locked loop (DLL) circuit is proposed to perform the combined operation of a DLL and a phase interpolator. This deskew operation is performed during the VBLANK period with periodic preamble data input (`1111100000´). At the RX, a multiphase DLL follows the deskew DLL to generate 20-phase clocks for data sampling. 2-Gb/s data are transmitted through a series connection of a 100-cm-long flat flexible cable and a 50-cm-long FR4 microstrip line with a bit error rate less than 1e-12. The image test was successfully performed with a 42-in full-high definition 120-Hz LCD panel at 1.5 Gbps. The area and power consumption of RX chip is 0.35 mm2 and 52.4 mW at 2 Gbps with a 0.18- μm complementary metal-oxide-semiconductor process and a 1.8-V supply.
Keywords :
CMOS analogue integrated circuits; clocks; delay lock loops; electromagnetic interference; error statistics; liquid crystal displays; microstrip lines; thin film transistors; FR4 microstrip line; LCD panel; TFT-LCD; VBLANK time period; VSYNC code; VSYNC-embedded subpixel clock; adjacent receiver chips; all-digital delay-locked loop; bit error rate; bit rate 1.5 Gbit/s; bit rate 2 Gbit/s; cascaded deskew; clock driver; complementary metal-oxide-semiconductor process; data lines; distance 100 cm; distance 50 cm; electromagnetic interference; flat flexible cable; frequency 120 Hz; liquid crystal display; multiphase DLL; phase interpolator; point-to-point intrapanel interface; power 52.4 mW; size 0.18 mum; thin-film-transistor; voltage 1.8 V; Clocks; Delay; Electromagnetic interference; Image edge detection; Radiation detectors; Transmission line measurements; Clock-Aligned-to-Data Intrapanel (CADI); DLL; VSYNC; deskew; intrapanel interface; point-to-point; thin-film-transistor LCD;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2011.2164158
Filename :
6035764
Link To Document :
بازگشت