DocumentCode :
1341460
Title :
Accurate area and delay estimation from RTL descriptions
Author :
Srinivasan, Arvind ; Huber, Gary D. ; LaPotin, D.P.
Author_Institution :
Mentor Graphics Corp., San Jose, OR, USA
Volume :
6
Issue :
1
fYear :
1998
fDate :
3/1/1998 12:00:00 AM
Firstpage :
168
Lastpage :
172
Abstract :
In this paper, we present a method for efficiently obtaining area and delay estimates from RTL descriptions of a logic design. The estimates are obtained through fast compiler-type optimizations on the RTL descriptions followed by application of best-fit polynomial area and delay models on the resulting technology-independent representation. The estimation techniques were incorporated into a tool called QUEST. QUEST was used by designers of a large commercial CPU to obtain quick feedback on the area and delay impart of behavioral modifications, resulting In significant savings in design schedule.
Keywords :
circuit CAD; circuit optimisation; delays; logic CAD; polynomials; QUEST tool; RTL descriptions; area estimation; best-fit polynomial models; delay estimation; estimation techniques; fast compiler-type optimizations; logic design; technology-independent representation; Application software; Computer aided manufacturing; Computer architecture; Control system synthesis; Delay estimation; Feedback; Job shop scheduling; Logic design; Process design; Processor scheduling;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.661259
Filename :
661259
Link To Document :
بازگشت