Title :
A Built-in Self-Diagnosis and Repair Design With Fail Pattern Identification for Memories
Author :
Su, Chin-Lung ; Huang, Rei-Fu ; Wu, Cheng-Wen ; Luo, Kun-Lun ; Wu, Wen-Ching
Author_Institution :
R&D Dept., Skymedi Corp., Hsinchu, Taiwan
Abstract :
With the advent of deep-submicrometer VLSI technology, the capacity and performance of semiconductor memory chips is increasing drastically. This advantage also makes it harder to maintain good yield. Diagnostics and redundancy repair methodologies thus are getting more and more important for memories, including embedded ones that are popular in system chips. In this paper, we propose an efficient memory diagnosis and repair scheme based on fail-pattern identification. The proposed diagnosis scheme can distinguish among row, column, and word faults, and subsequently apply the Huffman compression method for fault syndrome compression. This approach reduces the amount of data that need to be transmitted from the chip under test to the automatic test equipment (ATE) without losing fault information. It also simplifies the analysis that has to be performed on the ATE. The proposed redundancy repair scheme is assisted by fail-pattern identification approach and a flexible redundancy structure. The area overhead for our built-in self-repair (BISR) design is reasonable. Our repair scheme uses less redundancy than other redundancy schemes under the same repair rate requirement. Experimental results show that the area overhead of the BISR design is only 4.1% for an 8 K × 64 memory and is in inverse proportion to the memory size.
Keywords :
VLSI; automatic test equipment; built-in self test; data compression; fault diagnosis; integrated circuit design; integrated circuit testing; storage management chips; ATE; BISR design; Huffman compression method; area overhead; automatic test equipment; built-in self-diagnosis-repair design; deep-submicrometer VLSI technology; efficient memory diagnosis; fail-pattern identification approach; fault syndrome compression; flexible redundancy structure; semiconductor memory chips; Algorithm design and analysis; Built-in self-test; Circuit faults; Design for testability; Redundancy; Semiconductor memory; Built-in self-repair (BISR); design-for-testability (DFT); memory diagnostics; memory repair; memory testing; semiconductor memory; yield enhancement;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2010.2073489