Title :
Scheduling Algorithms for Minimizing Tardiness of Orders at the Burn-in Workstation in a Semiconductor Manufacturing System
Author :
Kim, Yeong-Dae ; Kang, Jae-Hun ; Lee, Gyeong-Eun ; Lim, Seung-Kil
Author_Institution :
Dept. of Ind. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Abstract :
In this paper, we consider a scheduling problem in a semiconductor test facility. We focus on the burn-in workstation and its corresponding loading/unloading workstation, which may be considered bottleneck workstations in the test facility. In the burn-in workstation, there are parallel identical batch-processing machines, called chambers, while there are unrelated parallel machines in the loading/unloading workstation. We present heuristic algorithms for the scheduling problem at the burn-in workstation as well as the loading/unloading workstation with the objective of minimizing total tardiness of orders. For evaluation of performance of the algorithms, a series of computational experiments are performed on a number of problem instances, and results show that the suggested heuristic algorithms outperform existing scheduling rules that are currently used in a real system.
Keywords :
batch processing (industrial); scheduling; semiconductor device manufacture; semiconductor device testing; bottleneck workstations; burn-in workstation; heuristic algorithms; loading-unloading workstation; parallel identical batch-processing machines; scheduling algorithms; semiconductor manufacturing system; semiconductor test facility; tardiness; Heuristic algorithms; Job shop scheduling; Loading; Processor scheduling; Test facilities; Workstations; Burn-in; heuristics; scheduling; semiconductor manufacturing;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2010.2082470