Title :
A 130 mW 100 MS/s Pipelined ADC With 69 dB SNDR Enabled by Digital Harmonic Distortion Correction
Author :
Panigada, Andrea ; Galton, Ian
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California at San Diego, La Jolla, CA, USA
Abstract :
This paper presents a pipelined ADC with two fully integrated digital background calibration techniques: harmonic distortion correction (HDC) to compensate for residue amplifier gain error and nonlinearity and DAC noise cancellation (DNC) to compensate for DAC capacitor mismatches. It is the first IC implementation of HDC, and the results demonstrate that HDC and DNC together facilitate low-voltage operation and enable reductions in power dissipation relative to comparable conventional state-of-the-art pipelined ADCs. The pipelined ADC achieves a peak SNR of 70 dB and a -1 dBFS SFDR of 85 dB at a sample-rate of 100 MHz. It is implemented in a 90 nm CMOS process and consumes 130 mW from 1.2 V and 1.0 V analog and digital power supplies, respectively.
Keywords :
CMOS integrated circuits; amplifiers; analogue-digital conversion; circuit noise; harmonic distortion; CMOS process; DAC capacitor mismatches; DAC noise cancellation; analog power supply; digital harmonic distortion correction; digital power supply; frequency 100 MHz; low-voltage operation; noise figure 70 dB to 85 dB; pipelined ADC; power 130 mW; power dissipation; residue amplifier gain error; size 90 nm; voltage 1.2 V to 1 V; Bandwidth; Calibration; Capacitors; Energy consumption; Harmonic distortion; Noise cancellation; Power amplifiers; Power supplies; Predistortion; Voltage; ADC; calibration; digital; mixed signal;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2009.2032637