DocumentCode :
1343885
Title :
Low-power design of decimation filters for a digital IF receiver
Author :
White, Brian A. ; Elmasry, Mohamed I.
Author_Institution :
VLSI Res. Group, Waterloo Univ., Ont., Canada
Volume :
8
Issue :
3
fYear :
2000
fDate :
6/1/2000 12:00:00 AM
Firstpage :
339
Lastpage :
345
Abstract :
This paper presents low-power design techniques at the architectural level for design of decimation filters in a digital IF receiver for wide-area wireless data networks. A multimode decimation filter design implementing both Mobitex and Ardis networks is described. The power is reduced by a factor of 1422 and the area reduced by a factor of 7.85 compared to an optimized single-mode two-stage design. A new multistage decimation filter design tool is also presented, which compares alternative architectures on figures of merit which the low-power designer can map into technology-dependent area and power costs.
Keywords :
VLSI; digital filters; digital signal processing chips; integrated circuit design; low-power electronics; radio receivers; Ardis network; DSP; Mobitex network; architectural level; area reduction; decimation filters; digital IF receiver; figures of merit; low-power design; multimode decimation filter design; multistage decimation filter design tool; power reduction; wide-area wireless data networks; Band pass filters; Baseband; Costs; Delta-sigma modulation; Digital filters; Digital signal processing; Frequency; Pulse modulation; Sampling methods; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.845900
Filename :
845900
Link To Document :
بازگشت