Title :
Capacitor-Less Design of Power-Rail ESD Clamp Circuit With Adjustable Holding Voltage for On-Chip ESD Protection
Author :
Yeh, Chih-Ting ; Ker, Ming-Dou
Author_Institution :
Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Abstract :
The RC-based power-rail ESD clamp circuit with the n-channel metal-oxide-semiconductor (NMOS) transistor drawn in the layout style of big field-effect transistor (BigFET) has been utilized to effectively enhance the ESD robustness of CMOS ICs. In this work, a new ESD-transient detection circuit without using the capacitor has been proposed and verified in a 65 nm 1.2 V CMOS process. The layout area of the new ESD-transient detection circuit can be greatly reduced by more than 54%, as compared to the traditional RC-based ESD-transient detection circuit realized with capacitor. From the experimental results, the new proposed ESD-transient detection circuit with adjustable holding voltage can achieve long enough turn-on duration under the ESD stress condition, as well as better immunity against mistrigger and transient-induced latch-on event under the fast power-on and transient noise conditions.
Keywords :
CMOS integrated circuits; MOSFET; circuit feedback; electrostatic discharge; field effect transistors; CMOS IC; adjustable holding voltage; capacitor-less design; n-channel metal-oxide-semiconductor transistor; on-chip ESD protection; power-rail ESD clamp circuit; size 65 nm; voltage 1.2 V; Clamps; Electrostatic discharge; Layout; MOSFETs; Stress; Transmission line measurements; Big field-effect transistor (BigFET); electrostatic discharge (ESD); holding voltage; power-rail ESD clamp circuit;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2010.2075370