DocumentCode :
1346524
Title :
Design and analysis of high performance multistage interconnection networks
Author :
Bhogavilli, Suresh K. ; Abu-Amara, Hosame
Author_Institution :
Dept. of Electr. & Comput. Eng., Nevada Univ., Las Vegas, NV, USA
Volume :
46
Issue :
1
fYear :
1997
fDate :
1/1/1997 12:00:00 AM
Firstpage :
110
Lastpage :
117
Abstract :
Small switching elements are the key components of multistage interconnection networks (MINs) used in multiprocessors and in high speed switching fabrics. Clock design for synchronous MINs is an important issue. The existing models assume that the clock period consists of two parts. The control messages are transferred between switching stages during the first part, and the actual data transfer takes place during the second part. We propose a new control design for single queue MINs that reduces the duration of the clock period by making use of output buffers and acknowledgments. The reduction in the clock period comes from the addition of two-unit output buffers, introducing a sophisticated hardware control mechanism, and sacrificing the FIFO feature. We develop an analytical model to compare its performance with the existing designs reported in the literature. We validate our model with extensive simulation studies
Keywords :
multistage interconnection networks; performance evaluation; clock period; high performance; multistage interconnection networks; single queue MINs; synchronous MINs; Analytical models; Buffer storage; Clocks; Communication switching; Integrated circuit interconnections; Multiprocessor interconnection networks; Packet switching; Performance analysis; Switches; Throughput;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.559810
Filename :
559810
Link To Document :
بازگشت