Title :
Design of data format converters using two-dimensional register allocation
Author :
Majumdar, Mayukh ; Parhi, Keshab K.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fDate :
4/1/1998 12:00:00 AM
Abstract :
In many DSP applications, data format converters (DFC´s) are used to permute the data transferred between processing modules. In VLSI implementations, these converters consume a large amount of the given resources, especially area. Previous methods on the synthesis of data format converters have focused on optimizing the number of registers. Also, two-dimensional register allocation schemes have been proposed to reduce the area of the DFC´s. In this work, we present another two-dimensional register allocation scheme where the aim is to optimize the number of registers as well as reduce the number of interconnections by maximizing the reuse of the interconnections previously made during the synthesis procedure. Such a strategy also leads to a reduction in the number of multiplexers used. We show, using automated layout results, that the proposed allocation scheme results in lower area DFC´s than the previously proposed ones
Keywords :
VLSI; circuit layout CAD; data conversion; digital integrated circuits; integrated circuit layout; logic CAD; 2D register allocation; DSP applications; VLSI implementation; automated layout; chip area reduction; data format converters; multiplexers reduction; synthesis procedure; Application software; Digital signal processing; Digital-to-frequency converters; Discrete wavelet transforms; Hardware; Image converters; Matrix converters; Multiplexing; Registers; Throughput;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on