DocumentCode :
134909
Title :
Stability synthesis of power hardware-in-the-loop (PHIL) simulation
Author :
Dargahi, Mahdi ; Ghosh, A. ; Ledwich, Gerard
Author_Institution :
Queensland Univ. of Technol., Brisbane, QLD, Australia
fYear :
2014
fDate :
27-31 July 2014
Firstpage :
1
Lastpage :
5
Abstract :
A virtual power system can be interfaced with a physical system to form a power hardware-in-the-loop (PHIL) simulation. In this scheme, the virtual system can be simulated in a fast parallel processor to provide near real-time outputs, which then can be interfaced to a physical hardware that is called the hardware under test (HuT). Stable operation of the entire system, while maintaining acceptable accuracy, is the main challenge of a PHIL simulation. In this paper, after an extended stability analysis for voltage and current type interfaces, some guidelines are provided to have a stable PHIL simulation. The presented analysis have been evaluated by performing several experimental tests using a Real Time Digital Simulator (RTDS™) and a voltage source converter (VSC). The practical test results are consistent with the proposed analysis.
Keywords :
digital simulation; parallel processing; power system simulation; power system stability; HuT; PHIL stability synthesis; RTDS; VSC; current type interfaces; fast parallel processor; hardware under test; power hardware-in-the-loop simulation; real time digital simulator; virtual power system; voltage source converter; voltage type interfaces; Accuracy; Circuit stability; Delay effects; Impedance; Power system stability; Real-time systems; Stability analysis; Interface Issues; PHIL; RTDS; Real-Time Simulation; Stability of PHIL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
PES General Meeting | Conference & Exposition, 2014 IEEE
Conference_Location :
National Harbor, MD
Type :
conf
DOI :
10.1109/PESGM.2014.6939021
Filename :
6939021
Link To Document :
بازگشت