DocumentCode :
1349469
Title :
An architecture for high performance control using digital signal processor chips
Author :
Battilotti, Stefano ; Ulivi, Giovanni
Author_Institution :
Dipartimento di Inf. e Sistemistica, Roma Univ., Italy
Volume :
10
Issue :
6
fYear :
1990
Firstpage :
20
Lastpage :
23
Abstract :
A computing structure for control applications in which there is a natural hierarchical structure (allowing algorithms devoted to simple tasks to be placed at the lowest level and complex tasks at the higher levels) is described. The architecture consists of a high-level general-purpose computer (host) and up to eight digital signal processors (DSPs) that can be interfaced with the controlled plant(s). The high-level computer is either a work station or an advanced personal computer with sufficient memory space (RAM and mass memory), equipped with peripherals for implementation of a user-friendly interface, and with the ability to communicate with other computers, perhaps in a local network. The synchronization and the real-time communications between the host and a DSP are implemented by the two memory banks alternatively switched between the host and the DSP. A complete transparency and a minimum overhead result for the tasks running on the DSP.<>
Keywords :
computer architecture; digital control; digital signal processing chips; process computers; advanced personal computer; computer architecture; computing structure; digital control; digital signal processor chips; high-level general-purpose computer; process computers; real-time communications; synchronization; user-friendly interface; work station; Application software; Computer architecture; Computer interfaces; Computer networks; Computer peripherals; Digital control; Digital signal processing; Digital signal processors; Random access memory; Signal processing algorithms;
fLanguage :
English
Journal_Title :
Control Systems Magazine, IEEE
Publisher :
ieee
ISSN :
0272-1708
Type :
jour
DOI :
10.1109/37.60447
Filename :
60447
Link To Document :
بازگشت