DocumentCode
1349530
Title
Optimum Circuits for Bit Reversal
Author
Garrido, Mario ; Grajal, Jesús ; Gustafsson, Oscar
Author_Institution
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
Volume
58
Issue
10
fYear
2011
Firstpage
657
Lastpage
661
Abstract
This brief presents novel circuits for calculating bit reversal on a series of data. The circuits are simple and consist of buffers and multiplexers connected in series. The circuits are optimum in two senses: they use the minimum number of registers that are necessary for calculating the bit reversal and have minimum latency. This makes them very suitable for calculating the bit reversal of the output frequencies in hardware fast Fourier transform (FFT) architectures. This brief also proposes optimum solutions for reordering the output frequencies of the FFT when different common radices are used, including radix-2, radix-2k , radix-4, and radix-8.
Keywords
buffer circuits; fast Fourier transforms; bit reversal; buffers; hardware fast Fourier transform architectures; multiplexers; radix-2; radix-2k; radix-4; radix-8; registers; Computer architecture; Delay; Fast Fourier transforms; Hardware; Indexes; Registers; Signal processing algorithms; Bit reversal; fast Fourier transform (FFT); pipelined architecture;
fLanguage
English
Journal_Title
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher
ieee
ISSN
1549-7747
Type
jour
DOI
10.1109/TCSII.2011.2164141
Filename
6044707
Link To Document