DocumentCode :
1349596
Title :
Gigahertz-Range Analysis of Impedance Profile and Cavity Resonances in Multilayered PCBs
Author :
Pajovic, Miroslav M. ; Yu, Jinghan ; Potocnik, Zlatko ; Bhobe, Alpesh
Author_Institution :
Cisco Syst. Inc., San Jose, CA, USA
Volume :
52
Issue :
1
fYear :
2010
Firstpage :
179
Lastpage :
188
Abstract :
As is known, undesired simultaneous switching noise produced by high-speed digital integrated circuits (ICs) and power vias may propagate along parallel-plane structures of multilayer printed circuit boards (PCBs) and IC packages, which act as parallel-plane cavity resonators. To minimize effects of the parallel-plane cavities, we need to minimize the impedance profile of a PCB power bus in the frequency range of interest. We can minimize the impedance profile by reducing power bus plane spacings, and by using local and global decoupling techniques that employ decoupling capacitors. But, in the gigahertz-range, discrete capacitors are not efficient due to the parasitic inductance of their connections to the power bus. In this paper, in addition to the analysis of cavity-mode resonances in multilayered PCBs, we derived expressions for the impedance envelope that can be used for predicting the impedance profile of a power bus. This theoretical approach and the derived envelope expressions are confirmed analytically by the cavity-model method, by a full-wave field solver, and by laboratory measurements carried out by a network analyzer.
Keywords :
capacitors; cavity resonators; circuit resonance; digital integrated circuits; electric impedance; electromagnetic compatibility; high-speed integrated circuits; inductance; integrated circuit design; integrated circuit packaging; microwave integrated circuits; printed circuits; IC packages; PCB power bus; cavity mode resonance; cavity model method; decoupling capacitors; electromagnetic compatibility; full-wave field solver; gigahertz-range analysis; global decoupling; high-speed digital integrated circuits; impedance envelope; impedance profile; local decoupling; multilayer printed circuit boards; multilayered PCB; network analyzer; parallel-plane cavity resonators; parasitic inductance; plane spacing; power vias; switching noise; Capacitors; Digital integrated circuits; High speed integrated circuits; Impedance; Integrated circuit noise; Integrated circuit packaging; Nonhomogeneous media; Printed circuits; Resonance; Switching circuits; Contact inductance of decoupling components to a power bus; control of parallel-plane impedance by a plane spacing and decoupling techniques; multilayered printed circuit boards as stacked parallel-plane resonators;
fLanguage :
English
Journal_Title :
Electromagnetic Compatibility, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9375
Type :
jour
DOI :
10.1109/TEMC.2009.2033936
Filename :
5345839
Link To Document :
بازگشت