DocumentCode :
1349721
Title :
A 12-bit 20 MS/s 56.3 mW Pipelined ADC With Interpolation-Based Nonlinear Calibration
Author :
Yuan, Jie ; Fung, Sheung Wai ; Chan, Kai Yin ; Xu, Ruoyu
Author_Institution :
Electron. & Comput. Eng. Dept., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
Volume :
59
Issue :
3
fYear :
2012
fDate :
3/1/2012 12:00:00 AM
Firstpage :
555
Lastpage :
565
Abstract :
The linearity of a high-resolution pipelined analog- to-digital converter (ADC) is mainly limited by the capacitor mismatch and the finite operational amplifier (OPAMP) gain in the multiplying-digital-to-analog converter (MDAC). Therefore, high resolution pipelined ADCs usually require high-gain OPAMP and large capacitors, which causes large ADC power. In recent years, various nonlinear calibration techniques have been developed to compensate both linear and nonlinear error from MDCAs so that low-power MDACs with small capacitors and low-gain OPAMP can be used. Hence, the ADC power can be greatly reduced. This paper introduces a novel interpolation- based digital self-calibration architecture for pipelined ADC. Compared to previous techniques, the new architecture is free of adaptation. Hence, long convergence is not needed. The complexity of the digital processor is also considerably lower. The new architecture does not use backend ADC to measure MDACs. Hence, it is free of the accumulation of measurement error, which leads to more accurate calibration. A prototype ADC with the calibration architecture is fabricated in a 0.35 3.3 V CMOS process. The ADC samples at 20 MS/s. The calibration improves the ADC DNL and INL from 1.47 LSB and 7.85 LSB to 0.2 LSB and 0.27 LSB. For a 590 kHz sinusoidal signal, the calibration improves the ADC signal-to-noise-distortion ratio(SNDR) and spurious-free dynamic range (SFDR) from 41.3 dB and 52.1 dB to 72.5 dB and 84.4 dB respectively. The 11.8-ENOB 20 MS/s ADC consumes 56.3 mW power with 3.3 V supply. The 0.78 pJ/step figure-of-merit (FOM) is low for designs in 0.35 CMOS processes. At the Nyquist frequency, SNDR of the calibrated ADC drops 8 dB due to the slow settling of the first pipeline stage.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; calibration; capacitors; computational complexity; error statistics; interpolation; measurement errors; operational amplifiers; pipeline processing; ADC power; ADC signal-to-noise-distortion ratio; CMOS process; Nyquist frequency; OPAMP gain; calibration architecture; capacitor mismatch; digital processor complexity; figure-of-merit; finite operational amplifier gain; high-resolution pipelined analog-to-digital converter; interpolation-based digital self-calibration architecture; interpolation-based nonlinear calibration; linear error; measurement error; multiplying-digital-to-analog converter; nonlinear error; pipelined ADC; power 56.3 mW; sinusoidal signal; size 0.35 mum; spurious-free dynamic range; voltage 3.3 V; word length 12 bit; Calibration; Capacitors; Gain; Interpolation; Pipelines; Switches; Transfer functions; Digital calibration; MDAC; high-resolution pipelined ADC; linear error; nonlinear error; pipelined ADC;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2167272
Filename :
6044734
Link To Document :
بازگشت