Title :
Co-Optimization and Analysis of Signal, Power, and Thermal Interconnects in 3-D ICs
Author :
Lee, Young-Joon ; Lim, Sung Kyu
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
Heat removal and power delivery have become two major reliability concerns in 3-D integrated circuit (IC) technology. To alleviate thermal problem, two possible solutions have been proposed: thermal-through-silicon-vias (T-TSVs) and micro-fluidic channel (MFC)-based cooling. In case of power delivery, a complex power distribution network is required to deliver currents reliably to all parts of the 3-D IC while suppressing the power supply noise to an acceptable level. However, these thermal and power networks pose major challenges in signal routability and congestion. This is because signal, power, and thermal interconnects are all competing for routing space, and the related TSVs interfere with gates and wires in each die. We present a co-optimization methodology for signal, power, and thermal interconnects in 3-D ICs based on design of experiments (DOE) and response surface methodology (RSM). The goal of our holistic approach is to improve signal, thermal, and power noise metrics and to provide fast and accurate design space exploration for early design stage. We also provide an in-depth comparison between T-TSV versus MFC-based cooling method and discuss how to employ DOE and RSM techniques to co-optimize the interconnects. Our DOE-based optimization found the optimal design point with less effort than a gradient search-based optimization.
Keywords :
circuit optimisation; design of experiments; integrated circuit interconnections; integrated circuit reliability; microfluidics; network routing; response surface methodology; three-dimensional integrated circuits; 3D IC; 3D integrated circuit; DOE; MFC-based cooling; complex power distribution network; cooptimization methodology; design of experiment; gradient search-based optimization; heat removal; interconnects; microfluidic channel; power delivery; power network; power supply noise suppression; reliability; response surface methodology; routing space; signal routability; thermal network; thermal problem; thermal-through-silicon-vias; Design for experiments; Silicon; Thermal analysis; Three dimensional displays; Through-silicon vias; US Department of Energy; 3-D IC; design of experiments; micro-fluidic channel; response surface methodology; through-silicon-via;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2011.2157159