DocumentCode :
1351572
Title :
High Resolution FPGA DPWM Based on Variable Clock Phase Shifting
Author :
De Castro, Angel ; Todorovich, Elías
Author_Institution :
Escuela Politec. Super., Univ. Autonoma de Madrid, Madrid, Spain
Volume :
25
Issue :
5
fYear :
2010
fDate :
5/1/2010 12:00:00 AM
Firstpage :
1115
Lastpage :
1119
Abstract :
This letter proposes a very high resolution digital pulsewidth modulator (DPWM) architecture that takes advantage of a field-programmable gate array (FPGA) advanced clock management capability - the fine phase shifting of the clock. This feature is available in almost every FPGA nowadays, thus allowing very small and programmable delays between the input and output clocks. An original use of this fine phase shifting pushes the limits of DPWM resolution. The experimental results show a time resolution of 19.5 ps in a Virtex-5 FPGA.
Keywords :
clocks; field programmable gate arrays; phase shifters; pulse width modulation; advanced clock management; field-programmable gate array; high resolution FPGA DPWM; programmable delays; variable clock phase shifting; very high resolution digital pulsewidth modulator architecture; Digital control; field-programmable gate arrays (FPGAs); pulsewidth modulation (PWM); signal resolution;
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2009.2037818
Filename :
5350712
Link To Document :
بازگشت