DocumentCode :
1353377
Title :
Evaluating the Signal-Reliability of Logic Circuits
Author :
Koh, Kyung-Shik
Author_Institution :
Dept. of Electronics Engineering; Inha University; Incheon, KOREA.
Issue :
3
fYear :
1985
Firstpage :
233
Lastpage :
235
Abstract :
A different approach to the evaluation of signal reliability of digital logic circuits is presented. The method derives functional descriptions of each output of the circuit. In order to include the effect of faults in the function realized by the circuit, three binary variables are used to specify the state of each line in the circuit. This approach provides a different insight into the problem of digital system reliability. The difficulty of this method is the complexity of probability expression for a large circuit. The calculations will be lessened when we introduce the concept of bundling. But no existing method can reduce the calculations drastically.
Keywords :
Art; Boolean algebra; Circuit faults; Combinational circuits; Digital systems; Logic circuits; Signal analysis; Zinc; Combinational logic circuit; Disjoint form; Path-sensitizing; Signal reliability; Stuck-at fault;
fLanguage :
English
Journal_Title :
Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9529
Type :
jour
DOI :
10.1109/TR.1985.5222129
Filename :
5222129
Link To Document :
بازگشت