Title :
A 47
10 Gb/s 1.4 mW/Gb/s Parallel Interface in 45 nm CMOS
Author :
Mahony, Frank O. ; Jaussi, James E. ; Kennedy, Joseph ; Balamurugan, Ganesh ; Mansuri, Mozhgan ; Roberts, Clark ; Shekhar, Sudip ; Mooney, Randy ; Casper, Bryan
Author_Institution :
Intel Labs., Hillsboro, OR, USA
Abstract :
A 47 × 10 Gb/s chip-to-chip interface consuming 660 mW is demonstrated in 45 nm CMOS. The circuitry and interconnect are co-designed to minimize power and area for a wide parallel interface. Power is reduced by amortizing clocking, minimizing the span of clock signals and pairing a low-swing transmitter driver with a sensitive receiver sampler. The active silicon area is compressed by 64% relative to the C4 bumps using on-chip transmission line routing. A dense, top-side package connector and bridge enable both high off-chip interconnect density and low overall power by reducing equalization and deskew requirements. The interface also demonstrates fast power management for the I/O circuits. The receiver power can be reduced by 93% during standby and an integrated wake-up timer indicates that all lanes return reliably to active mode in <;5 ns. The interface operates at 470 Gb/s with an aggregate bit error ratio better than 2 ×10-18 while consuming 1.4 mW/Gb/s and occupies 3.2 mm2 active silicon area.
Keywords :
CMOS integrated circuits; driver circuits; low-power electronics; transmitters; CMOS; I/O circuits; clock signals; low-swing transmitter driver; parallel interface; power management; power minimization; sensitive receiver sampler; size 45 nm; Bandwidth; Driver circuits; Integrated circuit interconnections; Power demand; Receivers; Transceivers; Transmitters; I/O; interface; link; low area; low power; power management; power states; standby; transceiver;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2010.2076214