DocumentCode :
1353926
Title :
Design Issues and Considerations for Low-Cost 3-D TSV IC Technology
Author :
Van der Plas, Geert ; Limaye, Paresh ; Loi, Igor ; Mercha, Abdelkarim ; Oprins, Herman ; Torregiani, Cristina ; Thijs, Steven ; Linten, Dimitri ; Stucchi, Michele ; Katti, Guruprasad ; Velenis, Dimitrios ; Cherman, Vladimir ; Vandevelde, Bart ; Simons, Ve
Author_Institution :
Interuniversity Microelectron. Res. Center (IMEC), Leuven, Belgium
Volume :
46
Issue :
1
fYear :
2011
Firstpage :
293
Lastpage :
307
Abstract :
In this paper key design issues and considerations of a low-cost 3-D Cu-TSV technology are investigated. The impact of TSV on BEOL interconnect reliability is limited, no failures have been observed. The impact of TSV stress on MOS devices causes shifts, further analysis is required to understand their importance. Thermal hot spots in 3-D chip stacks cause temperature increases three times higher than in 2-D chips, necessitating a careful thermal floorplanning to avoid thermal failures. We have monitored for ESD during 3-D processing and have found no events take place, however careful further monitoring is required. The noise coupling between two tiers in a 3-D chip-stack is 20 dB lower than in a 2-D SoC, opening opportunities for increased mixed signal system performance. The impact on digital circuit performance of TSVs is accurately modeled with the presented RC model and digital gates can directly drive signals through TSVs at high speed and low power. Experimental results of a 3-D Network-on-Chip implementation demonstrate that the NoC concept can be extended from 2-D SoC to 3-D SoCs at low area (0.018 ) and power (3%) overhead.
Keywords :
MIS devices; circuit layout; electrostatic discharge; integrated circuit design; integrated circuit interconnections; integrated circuit reliability; network-on-chip; three-dimensional integrated circuits; 3D Cu-TSV technology; 3D SoC; 3D TSV IC technology; 3D chip stacks; 3D chip-stack; 3D network-on-chip; BEOL interconnect reliability; ESD monitoring; MOS devices; RC model; TSV stress; design issues; digital circuit performance; digital gates; mixed signal system performance; noise coupling; thermal floorplanning; thermal hot spot; Arrays; Capacitance; Copper; Electrostatic discharge; Reliability; Stacking; Through-silicon vias; 3-D; CU TSV; ESD; mechanical stress; network-on-chip; noise coupling; thermal behavior;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2074070
Filename :
5604678
Link To Document :
بازگشت