DocumentCode :
1354403
Title :
A Digitally Testable \\Sigma -\\Delta Modulator Using the Decorrelating Design-for-Digital-Testability
Author :
Liang, Sheng-Chuan ; Hong, Hao-Chiao
Author_Institution :
Dept. of Electr. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
19
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
503
Lastpage :
507
Abstract :
This paper demonstrates a digitally testable second-order Σ - Δ modulator. The modulator under test (MUT) employs the decorrelating design-for-digital-testability (D3T) scheme to provide two operation modes: the normal mode and the digital test mode. In the digital test mode, the input switched-capacitor network of the D3T modulator is reconfigured as two sub-digital-to-charge converters (sub-DCCs). Each of the sub-DCCs accepts a Σ - Δ modulated bit-stream as its test stimulus. By repetitively inputting the DCCs with the same Σ - Δ modulated bit-stream but with different delays, the DCCs incorporates with the integrator to generate the analog stimulus in the digital test mode. The analog stimulus is analogous to the result of filtering the bit-stream with a two-nonzero-term FIR decorrelating term. Consequently, the D3T MUT suffers less from the undesired shaped noise of the digital stimuli, and achieves better digital test accuracy. Measurement results show that the digital tests present a peak signal-to-noise-and-distortion ratio (SNDR) of 80.1 dB at an oversampling ratio of 128. The SNDR results of the digital tests differ from their conventional analog counterparts by no more than 2 dB except for the -3.2 dBFS test. The analog hardware overhead of the D3T MUT only consists of 13 switches.
Keywords :
design for testability; sigma-delta modulation; switched capacitor networks; analog hardware overhead; analog stimulus; bit-stream; decorrelating design-for-digital-testability scheme; digital stimuli; digital test mode; digitally testable second-order Σ-Δ modulator; input switched-capacitor network; modulator under test; normal mode; sigma-delta modulation; signal-to-noise-and-distortion ratio; subdigital-to-charge converters; two-nonzero-term FIR decorrelating term; Analog-to-digital conversion (ADC); Sigma-Delta modulation; built-in self-test (BIST); design-for-testability (DfT); integrated circuit testing; mixed-mode circuit;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2035508
Filename :
5352329
Link To Document :
بازگشت