Title :
Evaluating Statistical Power Optimization
Author :
Cong, Jason ; Gupta, Puneet ; Lee, John
Author_Institution :
Dept. of Comput. Sci., Univ. of California, Los Angeles, CA, USA
Abstract :
In response to the increasing variations in integrated-circuit manufacturing, the current trend is to create designs that take these variations into account statistically. In this paper, we quantify the difference between the statistical and deterministic optima of leakage power while making no assumptions about the delay model. We develop a framework for deriving a theoretical upper bound on the suboptimality that is incurred by using the deterministic optimum as an approximation for the statistical optimum. We show that for the mean power measure, the deterministic optima is an excellent approximation, and for the mean plus standard deviation measures, the optimality gap increases as the amount of inter-die variation grows, for a suite of benchmark circuits in a 45 nm technology. For large variations, we show that there are excellent linear approximations that can be used to approximate the effects of variation. Therefore, the need to develop special statistical power optimization algorithms is questionable.
Keywords :
circuit optimisation; integrated circuit design; integrated circuit manufacture; statistical analysis; delay model; integrated-circuit manufacturing; interdie variation; leakage power deterministic optima; size 45 nm; statistical optimum approximation; statistical power optimization evaluation algorithms; theoretical upper bound; Delay; Integrated circuit modeling; Logic gates; Optimization; Power measurement; Sensitivity; Size measurement; Algorithms; gate sizing; optimization; physical design; statistical power;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2010.2061390