Title :
Ten-bit 100 MS/s 24.2 mW 0.8 mm2 0.18 μm CMOS pipeline ADC based on maximal circuit sharing schemes
Author :
Lee, Ko-Hsin ; Lee, Sang-Won ; Kim, Yun-Jung ; Kim, Kyu-Sang ; Lee, Seok-Hee
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul, South Korea
Abstract :
A ten-bit (10b) 100 MS/s 0.18 ??m CMOS three-step pipeline ADC with various circuit sharing techniques is described. Two MDACs share a single two-stage low-power switched amplifier without MOS series switches and memory effects as observed in conventional shared op-amps. All three flash ADCs use only one resistor ladder rather than three for reference voltages while the second and third flash ADCs share pre-amps for area and power reduction. The prototype ADC with an active die area of 0.80 mm shows a maximum SNDR and SFDR of 54.2 and 68.8 dB, respectively, and consumes 24.2 mW at 1.8 V and 100 MS/s.
Keywords :
CMOS integrated circuits; analogue-digital conversion; flash memories; ladder networks; low-power electronics; power amplifiers; switched networks; MDAC; SFDR; SNDR; bit rate 100 Mbit/s; circuit sharing technique; flash ADC; maximal circuit sharing scheme; power 24.2 mW; reference voltage; resistor ladder; single two-stage low-power switched amplifier; size 0.18 mum; ten-bit CMOS three-step pipeline ADC;
Journal_Title :
Electronics Letters
DOI :
10.1049/el.2009.2199