DocumentCode :
1356097
Title :
Area-Efficient Temporally Hardened by Design Flip-Flop Circuits
Author :
Matush, Bradley I. ; Mozdzen, Thomas John ; Clark, Lawrence T. ; Knudsen, Jonathan E.
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
57
Issue :
6
fYear :
2010
Firstpage :
3588
Lastpage :
3595
Abstract :
Two temporally hardened master-slave flip-flops are presented. Both designs utilize master latches containing Muller C-elements and dual redundant temporal hardening, as well as spatially interleaved circuits in both the master and slave latches to obtain large critical node spacing for immunity to multiple node charge collection. Heavy ion test results on the first flip-flop, which uses a DICE slave latch, demonstrates effectiveness of the temporal hardening approach. The second design uses a temporally hardened slave latch, which also hardens the flip-flop against clock transients. The use of automated CAD synthesis and layout techniques using these multibit flip-flops is also described, as is the hardening impact on design size and power.
Keywords :
circuit CAD; circuit layout CAD; clocks; flip-flops; nuclear electronics; DICE slave latch; Muller C-elements; automated CAD synthesis; dual redundant temporal hardening approach; flip-flop circuit design; master latch; multiple node charge collection; temporally hardened master-slave flip-flops; Clocks; Design automation; Flip-flops; Logic circuits; Radiation hardening; Design automation; flip-flops; radiation hardening; sequential logic circuits;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2010.2077311
Filename :
5605644
Link To Document :
بازگشت