Title :
A DLL based clock generator for low-power mobile SoCs
Author :
Ryu, Kyung Ho ; Jung, Dong Hun ; Jung, Seong-Ook
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
In this paper, a delay locked loop (DLL) based clock generator is proposed. In this DLL, a dual edge triggered phase detector (DET-PD) with a high phase detector gain, a wide phase capture range, and a reduced reset time is proposed in order to achieve fast lock speed without degrading the loop stability. To resolve the static phase offset problem of previous DET-PDs, a feedback based duty cycle controller is proposed. A high speed frequency multiplier is also proposed in order to achieve a high operating frequency and a wide operating range. The proposed DET-PD shows a 4.19 ps static phase offset at a typical corner, which is 10.5 times better than that of the conventional DET-PD based DLL, and shows a 2.36 - 2.51 times improved lock speed compared with a single edge triggered phase detector (SET-PD) based DLL. Also, the proposed clock generator achieves an operating range of 150 MHz - 2 GHz and frequency multiplication factor of x1 - x8.
Keywords :
delay lock loops; frequency multipliers; low-power electronics; phase detectors; system-on-chip; trigger circuits; DLL based clock generator; delay locked loop; dual edge triggered phase detector; fast lock speed; frequency 150 MHz to 2 GHz; frequency multiplication factor; loop stability; low-power mobile SoC; phase detector gain; static phase offset; Clocks; Delay; Detectors; Generators; Image edge detection; Power demand; System-on-a-chip; DLL, Dual Edge triggered phase detector, Low power, Frequency multiplier;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2010.5606351