DocumentCode :
1359151
Title :
Minimizing the Supply Sensitivity of a CMOS Ring Oscillator Through Jointly Biasing the Supply and Control Voltages
Author :
Hsieh, Ping-Hsuan ; Maxey, Jay ; Yang, Chih-Kong Ken
Author_Institution :
Univ. of California, Los Angeles, CA, USA
Volume :
44
Issue :
9
fYear :
2009
Firstpage :
2488
Lastpage :
2495
Abstract :
A method to minimize the supply sensitivity of a CMOS ring oscillator is proposed through joint biasing of the supply and the control voltage. The technique can supplement a number of common supply rejection techniques and can be exploited to compensate for the noise coupling caused by the parasitic capacitance in the loop filter of a phase-locked loop (PLL). The proposed CMOS ring oscillator is designed and implemented with a charge-pump based PLL in 65-nm technology to demonstrate the robustness against the supply fluctuation. Taking advantage of the negative static supply sensitivity of the ring oscillator with proper combination of the bias voltages, the rms jitter of the 5.12-GHz output clock is reduced from 6.41 ps to 2.38 ps while subject to supply noise at 90 MHz.
Keywords :
CMOS integrated circuits; charge pump circuits; microwave filters; microwave oscillators; phase locked loops; CMOS ring oscillator; charge-pump based PLL; control voltage biasing; frequency 5.12 GHz; frequency 90 MHz; loop filter; noise coupling; parasitic capacitance; phase-locked loop; size 65 nm; supply sensitivity minimization; supply voltage biasing; CMOS technology; Charge pumps; Filters; Noise robustness; Parasitic capacitance; Phase locked loops; Phase noise; Ring oscillators; Voltage control; Voltage-controlled oscillators; CMOS ring oscillator; joint biasing; supply sensitivity;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2025406
Filename :
5226704
Link To Document :
بازگشت