• DocumentCode
    1359635
  • Title

    Self-Aligned Silicidation of Surround Gate Vertical MOSFETs for Low Cost RF Applications

  • Author

    Hakim, M.M.A. ; Tan, L. ; Abuelgasim, A. ; Mallik, K. ; Connor, S. ; Bousquet, A. ; de Groot, C.H. ; Redman-White, W. ; Hall, S. ; Ashburn, P.

  • Author_Institution
    Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
  • Volume
    57
  • Issue
    12
  • fYear
    2010
  • Firstpage
    3318
  • Lastpage
    3326
  • Abstract
    We report for the first time a CMOS-compatible silicidation technology for surround-gate vertical MOSFETs. The technology uses a double spacer comprising a polysilicon spacer for the surround gate and a nitride spacer for silicidation and is successfully integrated with a Fillet Local OXidation (FILOX) process, which thereby delivers low overlap capacitance and high-drive-current vertical devices. Silicided 80-nm vertical n-channel devices fabricated using 0.5-μm lithography are compared with nonsilicided devices. A source-drain (S/D) activation anneal of 30 s at 1100°C is shown to deliver a channel length of 80 nm, and the silicidation gives a 60% improvement in drive current in comparison with nonsilicided devices. The silicided devices exhibit a subthreshold slope (S) of 87 mV/dec and a drain-induced barrier lowering (DIBL) of 80 mV/V, compared with 86 mV/dec and 60 mV/V for nonsilicided devices. S-parameter measurements on the 80-nm vertical nMOS devices give an fT of 20 GHz, which is approximately two times higher than expected for comparable lateral MOSFETs fabricated using the same 0.5-μm lithography. Issues associated with silicidation down the pillar sidewall are investigated by reducing the activation anneal time to bring the silicided region closer to the p-n junction at the top of the pillar. In this situation, nonlinear transistor turn-on is observed in drain-on-top operation and dramatically degraded drive current in source-on-top operation. This behavior is interpreted using mixed-mode simulations, which show that a Schottky contact is formed around the perimeter of the pillar when the silicided contact penetrates too close to the top S/D junction down the side of the pillar.
  • Keywords
    CMOS integrated circuits; MOSFET; S-parameters; Schottky barriers; lithography; oxidation; p-n junctions; CMOS-compatible silicidation technology; FILOX process; S-parameter measurement; Schottky contact; fillet local oxidation; lithography; low cost RF application; mixed-mode simulation; nMOS device; nitride spacer; nonlinear transistor turn-on; p-n junction; polysilicon spacer; self-aligned silicidation; size 5 mum; size 80 nm; source-drain activation anneal; surround gate vertical MOSFET; temperature 1100 degC; time 30 s; Capacitance; Interface states; MOSFETs; Oxidation; Silicidation; Fillet Local OXidation (FILOX); interface states; silicidation; vertical MOSFETs (v-MOSFETs);
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2010.2082293
  • Filename
    5608500